aboutsummaryrefslogtreecommitdiff
path: root/misc/pll.s
diff options
context:
space:
mode:
authorJacques Comeaux <jacquesrcomeaux@protonmail.com>2024-01-19 16:41:29 -0600
committerJacques Comeaux <jacquesrcomeaux@protonmail.com>2024-01-19 16:41:29 -0600
commit261c210c9c4c1e55103a7af31dfcc539c0e0e5cc (patch)
tree71840ab97b84dd3f995ea8900b08c98149feac36 /misc/pll.s
parent473e52cbe7cbee0333b7d97d91c4bbf95c1b3225 (diff)
Add subroutine for printing hexadecimal word
Diffstat (limited to 'misc/pll.s')
-rw-r--r--misc/pll.s78
1 files changed, 78 insertions, 0 deletions
diff --git a/misc/pll.s b/misc/pll.s
new file mode 100644
index 0000000..faeacb1
--- /dev/null
+++ b/misc/pll.s
@@ -0,0 +1,78 @@
+.syntax unified
+.cpu cortex-m0plus
+.thumb
+
+.equ RESETS_BASE, 0x4000c000
+.equ RESET_OFST, 0x0
+.equ RESET_DONE_OFST, 0x8
+
+.equ PLL_SYS_BASE, 0x40028000
+.equ CS_OFST, 0x0
+.equ PWR_OFST, 0x4
+.equ FBDIV_INT_OFST, 0x8
+.equ PRIM_OFST, 0xc
+
+.equ ATOMIC_CLEAR, 0x3000
+
+.type start_pll, %function
+.global start_pll
+
+// configure pll_sys for 100MHz
+start_pll:
+ // clear reset
+ ldr r1, =(RESETS_BASE + ATOMIC_CLEAR)
+ movs r0, 1
+ lsls r0, 12 // pll_sys is bit 12
+ str r0, [r1, RESET_OFST]
+ ldr r1, =RESETS_BASE
+1:
+ ldr r2, [r1, RESET_DONE_OFST]
+ tst r0, r2 // pll_sys is still bit 12
+ // wait for reset done
+ beq 1b
+ // set pls_sys feedback divider to 100
+ ldr r1, =PLL_SYS_BASE
+ movs r0, 100 // FBDIV = 100
+ str r0, [r1, FBDIV_INT_OFST]
+ // set pl_sys post dividers to 12 (6 * 2)
+ ldr r1, =PLL_SYS_BASE
+ movs r0, 6 // POSTDIV1 = 6
+ lsls r0, 4
+ adds r0, 2 // POSTDIV2 = 2
+ lsls r0, 12
+ str r0, [r1, PRIM_OFST]
+ // turn on main power and VCO
+ ldr r1, =(PLL_SYS_BASE + ATOMIC_CLEAR)
+ movs r0, 0x21 // power and VCO (bits 0 and 5)
+ str r0, [r1, PWR_OFST]
+ // wait for VCO to lock
+ ldr r1, =PLL_SYS_BASE
+vco_lock:
+ ldr r2, [r1, CS_OFST]
+ lsrs r2, 31
+ beq vco_lock
+ // turn on post divider power
+ ldr r1, =(PLL_SYS_BASE + ATOMIC_CLEAR)
+ movs r0, 0x8 // postdiv (bit 3)
+ str r0, [r1, PWR_OFST]
+ bx lr
+
+.type delay_1s, %function
+.global delay_1s
+
+delay_1s:
+ ldr r3, =0x1fca055 // 33.3 * 10^6 (one-third of a second at 100MHz)
+1: // 3 clock cycle loop
+ subs r3, 1 // 1 clock cycle
+ bne 1b // 2 clock cycles when taken
+ bx lr
+
+.type delay_quick, %function
+.global delay_quick
+
+delay_quick:
+ ldr r3, =0x65b9ab
+1:
+ subs r3, 1
+ bne 1b
+ bx lr